## Technical Report ### **ISO/IEC TR 5891** # Information security, cybersecurity and privacy protection — Hardware monitoring technology for hardware security assessment Sécurité de l'information, cybersécurité et protection de la vie privée — Technologie de surveillance des matériels pour l'évaluation de leur sécurité First edition 2024-04 #### **COPYRIGHT PROTECTED DOCUMENT** #### © ISO/IEC 2024 All rights reserved. Unless otherwise specified, or required in the context of its implementation, no part of this publication may be reproduced or utilized otherwise in any form or by any means, electronic or mechanical, including photocopying, or posting on the internet or an intranet, without prior written permission. Permission can be requested from either ISO at the address below or ISO's member body in the country of the requester. ISO copyright office CP 401 • Ch. de Blandonnet 8 CH-1214 Vernier, Geneva Phone: +41 22 749 01 11 Email: copyright@iso.org Website: www.iso.org Published in Switzerland | Contents | | | | | |----------|----------------------------------|---------------------------------------------------------------------------------|------------|--| | Fore | eword | | v | | | Intr | oductio | on | <b>v</b> i | | | 1 | Scor | oe | | | | 2 | - | native references | | | | 3 | Terms and definitions | | | | | | | | | | | 4 | Abbreviated terms | | | | | 5 | | tionship to existing standards | | | | | 5.1 | Standards of security assessment | | | | | 5.2<br>5.3 | Relationship to ISO/IEC 15408-3 Relationship to ISO/IEC TS 30104 | | | | | | - , | | | | 6 | | kground | 3 | | | | 6.1 | Complexity and security | | | | | 6.2 | Challenges in defining hardware security assessment techniques | | | | 7 | Hardware monitoring technologies | | | | | | 7.1 | Overview | | | | | 7.2 | Research in academic areas | | | | | 7.3 | Industrial casesPurpose | | | | | 7.4 | 7.4.1 Security | | | | | | 7.4.2 Debugging | | | | | | 7.4.3 Tuning performance | | | | | | 7.4.4 Fault tolerance and QoS | | | | | | 7.4.5 Physical specification measurement | | | | | | 7.4.6 Application-specific monitoring | | | | | 7.5 | Carrier type | | | | | | 7.5.1 Middleware | | | | | | 7.5.2 Software | | | | | | 7.5.3 Hardware-assisted monitors 7.5.4 Software vs. hardware-assisted solutions | | | | | 7.6 | Target entity | | | | | 7.0 | 7.6.1 IP cores | | | | | | 7.6.2 Processing units | 17 | | | | | 7.6.3 Memory | | | | | | 7.6.4 Peripheral devices | 18 | | | | 7.7 | Objective patterns | | | | | | 7.7.1 Information content | | | | | | 7.7.2 Physical specification | | | | | 7.8 | Deployment method | | | | | 7.0 | 7.8.1 General | | | | | | 7.8.2 Intrusiveness | | | | | | 7.8.3 Offline or online | | | | | | 7.8.4 Synchronous or asynchronous | | | | | | 7.8.5 Single or multiple monitors | | | | | | 7.8.6 Scalability | | | | | | 7.8.7 Resilience and redundancy | | | | | | 7.8.8 Compatibility | | | | | | 7.8.10 Lawful and ethical data handling regulations and requirements | | | | • | ** | | | | | 8 | Utili<br>8.1 | zing monitoring technologies for hardware security assessment | | | | | 8.1<br>8.2 | Existing state-of-the-art security assessment approaches | 20<br>21 | | | | 8.3 | Challenges | 22 | | |--------------|--------|---------------------------------|------------|--| | 9 | Certif | ication for monitoring hardware | <b>2</b> 4 | | | Bibliography | | | | | #### Foreword ISO (the International Organization for Standardization) and IEC (the International Electrotechnical Commission) form the specialized system for worldwide standardization. National bodies that are members of ISO or IEC participate in the development of International Standards through technical committees established by the respective organization to deal with particular fields of technical activity. ISO and IEC technical committees collaborate in fields of mutual interest. Other international organizations, governmental and non-governmental, in liaison with ISO and IEC, also take part in the work. The procedures used to develop this document and those intended for its further maintenance are described in the ISO/IEC Directives, Part 1. In particular, the different approval criteria needed for the different types of document should be noted. This document was drafted in accordance with the editorial rules of the ISO/IEC Directives, Part 2 (see <a href="www.iso.org/directives">www.iso.org/directives</a> or href="www.iso.org/directives">www.iso.org/directives< ISO and IEC draw attention to the possibility that the implementation of this document may involve the use of (a) patent(s). ISO and IEC take no position concerning the evidence, validity or applicability of any claimed patent rights in respect thereof. As of the date of publication of this document, ISO and IEC had not received notice of (a) patent(s) which may be required to implement this document. However, implementers are cautioned that this may not represent the latest information, which may be obtained from the patent database available at <a href="www.iso.org/patents">www.iso.org/patents</a> and <a href="https://patents.iec.ch">https://patents.iec.ch</a>. ISO and IEC shall not be held responsible for identifying any or all such patent rights. Any trade name used in this document is information given for the convenience of users and does not constitute an endorsement. For an explanation of the voluntary nature of standards, the meaning of ISO specific terms and expressions related to conformity assessment, as well as information about ISO's adherence to the World Trade Organization (WTO) principles in the Technical Barriers to Trade (TBT) see <a href="www.iso.org/iso/foreword.html">www.iso.org/iso/foreword.html</a>. In the IEC, see <a href="www.iec.ch/understanding-standards">www.iec.ch/understanding-standards</a>. This document was prepared by Joint Technical Committee ISO/IEC JTC 1, *Information technology*, Subcommittee SC 27, *Information security, cybersecurity and privacy protection*. Any feedback or questions on this document should be directed to the user's national standards body. A complete listing of these bodies can be found at <a href="https://www.iso.org/members.html">www.iso.org/members.html</a> and <a href="https://www.iso.org/members.html">www.iso.org/members.html</a> and <a href="https://www.iso.org/members.html">www.iso.org/members.html</a> and #### Introduction Hardware components and the computing ecosystem are becoming increasingly complex. As a result, it becomes increasingly difficult to evaluate the security of hardware. Even in the design stage, it is quite difficult to identify abnormal parts that can cause flaws from among millions of source code lines or billions of transistors, as well as the physical connections between them. Other areas of technology use monitoring to assist with the evaluation aiming to mitigate such difficulties. In those technologies, runtime activities such as changes in internal or external status can be monitored to identify deviations from normal behaviour patterns, and by these means, the evaluation can focus on a small set of patterns that the monitored subject typically works with. This method now becomes an available option to assist in hardware security assessment. In such cases, either the target of security assessment is supposed to be "runtime hardware-behaviour-based security", or introduced as a proactive approach to security. Many evaluation and assessment standards, such as ISO/IEC TS 30104, ISO/IEC 19790 and ISO/IEC 17825, focus on physical security (invasive/nonintrusive) at the hardware boundary. However, they do not focus on the monitoring data, either offline or in real time. # Information security, cybersecurity and privacy protection — Hardware monitoring technology for hardware security assessment #### 1 Scope This document surveys and summarizes the existing hardware monitoring methods, including research efforts and industrial applications. The explored monitoring technologies are classified by applied area, carrier type, target entity, objective pattern, and method of deployment. Moreover, this document summarizes the possible ways of utilizing monitoring technologies for hardware security assessment with some existing state-of-the-art security assessment approaches. The hardware mentioned in this document refers only to the core processing hardware, such as the central processing unit (CPU), microcontroller unit (MCU), and system on a chip (SoC), in the von Neumann system and does not include single-input or single-output devices such as memory or displays. The hardware monitoring technology discussed in this document has the following considerations and restrictions: - the monitored target is for the post-silicon phase, not for the design-house phase (e.g. an RTL or netlist design); - monitoring is only applied to the runtime system. #### 2 Normative references The following documents are referred to in the text in such a way that some or all of their content constitutes requirements of this document. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies. ISO/IEC 15408-1, Information security, cybersecurity and privacy protection — Evaluation criteria for IT security — Part 1: Introduction and general model ISO/IEC/TS 30104:2015, Information Technology — Security Techniques — Physical Security Attacks, Mitigation Techniques and Security Requirements